Pre-Lab 7: Introduction to Sequential Logic ECEN 248 - 505

TA: Younggyun Cho Date: October 13, 2020

1. Create a new Verilog source file named "adder\_2bit.v" with the module named "adder\_2bit". You can use your full adder module created in lab6.

2. If the circuit in Figure 7 utilizes the 2-bit carry ripple adder designed in lab3, what would be the maximum clock rate given that each gate delay is 4 ns? You can refer to your post-lab deliverable answer.

There are a total of nine gates, hence the max clock rate is  $f = 1/(9*4x10^-9) = 27.7$  uHz

3. Compare all the three memory components discussed in the background part in the same table. Explain their differences and improvements.

The undefined state is when 2 inputs are pressed simultaneously, and the latch is caught in a forever loop. For clocks, there are two kinds which are rising edge clocks and falling edge clocks. This is the control where the latch in the flip flop is going to move the new result to Q and which is going to keep the old value.